1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
#[doc = "Reader of register FCCTRLSEL%s"] pub type R = crate::R<u32, super::FCCTRLSEL>; #[doc = "Writer for register FCCTRLSEL%s"] pub type W = crate::W<u32, super::FCCTRLSEL>; #[doc = "Register FCCTRLSEL%s `reset()`'s with value 0"] impl crate::ResetValue for super::FCCTRLSEL { type Type = u32; #[inline(always)] fn reset_value() -> Self::Type { 0 } } #[doc = "Selects the source for SCK going into this Flexcomm.\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] #[repr(u8)] pub enum SCKINSEL_A { #[doc = "0: Selects the dedicated FCn_SCK function for this Flexcomm."] ORIG_FLEX_I2S_SIGNALS = 0, #[doc = "1: SCK is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] SHARED_SET0_I2S_SIGNALS = 1, #[doc = "2: SCK is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] SHARED_SET1_I2S_SIGNALS = 2, } impl From<SCKINSEL_A> for u8 { #[inline(always)] fn from(variant: SCKINSEL_A) -> Self { variant as _ } } #[doc = "Reader of field `SCKINSEL`"] pub type SCKINSEL_R = crate::R<u8, SCKINSEL_A>; impl SCKINSEL_R { #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> crate::Variant<u8, SCKINSEL_A> { use crate::Variant::*; match self.bits { 0 => Val(SCKINSEL_A::ORIG_FLEX_I2S_SIGNALS), 1 => Val(SCKINSEL_A::SHARED_SET0_I2S_SIGNALS), 2 => Val(SCKINSEL_A::SHARED_SET1_I2S_SIGNALS), i => Res(i), } } #[doc = "Checks if the value of the field is `ORIG_FLEX_I2S_SIGNALS`"] #[inline(always)] pub fn is_orig_flex_i2s_signals(&self) -> bool { *self == SCKINSEL_A::ORIG_FLEX_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET0_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set0_i2s_signals(&self) -> bool { *self == SCKINSEL_A::SHARED_SET0_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET1_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set1_i2s_signals(&self) -> bool { *self == SCKINSEL_A::SHARED_SET1_I2S_SIGNALS } } #[doc = "Write proxy for field `SCKINSEL`"] pub struct SCKINSEL_W<'a> { w: &'a mut W, } impl<'a> SCKINSEL_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: SCKINSEL_A) -> &'a mut W { unsafe { self.bits(variant.into()) } } #[doc = "Selects the dedicated FCn_SCK function for this Flexcomm."] #[inline(always)] pub fn orig_flex_i2s_signals(self) -> &'a mut W { self.variant(SCKINSEL_A::ORIG_FLEX_I2S_SIGNALS) } #[doc = "SCK is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] #[inline(always)] pub fn shared_set0_i2s_signals(self) -> &'a mut W { self.variant(SCKINSEL_A::SHARED_SET0_I2S_SIGNALS) } #[doc = "SCK is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] #[inline(always)] pub fn shared_set1_i2s_signals(self) -> &'a mut W { self.variant(SCKINSEL_A::SHARED_SET1_I2S_SIGNALS) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !0x03) | ((value as u32) & 0x03); self.w } } #[doc = "Selects the source for WS going into this Flexcomm.\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] #[repr(u8)] pub enum WSINSEL_A { #[doc = "0: Selects the dedicated (FCn_TXD_SCL_MISO_WS) function for this Flexcomm."] ORIG_FLEX_I2S_SIGNALS = 0, #[doc = "1: WS is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] SHARED_SET0_I2S_SIGNALS = 1, #[doc = "2: WS is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] SHARED_SET1_I2S_SIGNALS = 2, } impl From<WSINSEL_A> for u8 { #[inline(always)] fn from(variant: WSINSEL_A) -> Self { variant as _ } } #[doc = "Reader of field `WSINSEL`"] pub type WSINSEL_R = crate::R<u8, WSINSEL_A>; impl WSINSEL_R { #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> crate::Variant<u8, WSINSEL_A> { use crate::Variant::*; match self.bits { 0 => Val(WSINSEL_A::ORIG_FLEX_I2S_SIGNALS), 1 => Val(WSINSEL_A::SHARED_SET0_I2S_SIGNALS), 2 => Val(WSINSEL_A::SHARED_SET1_I2S_SIGNALS), i => Res(i), } } #[doc = "Checks if the value of the field is `ORIG_FLEX_I2S_SIGNALS`"] #[inline(always)] pub fn is_orig_flex_i2s_signals(&self) -> bool { *self == WSINSEL_A::ORIG_FLEX_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET0_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set0_i2s_signals(&self) -> bool { *self == WSINSEL_A::SHARED_SET0_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET1_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set1_i2s_signals(&self) -> bool { *self == WSINSEL_A::SHARED_SET1_I2S_SIGNALS } } #[doc = "Write proxy for field `WSINSEL`"] pub struct WSINSEL_W<'a> { w: &'a mut W, } impl<'a> WSINSEL_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: WSINSEL_A) -> &'a mut W { unsafe { self.bits(variant.into()) } } #[doc = "Selects the dedicated (FCn_TXD_SCL_MISO_WS) function for this Flexcomm."] #[inline(always)] pub fn orig_flex_i2s_signals(self) -> &'a mut W { self.variant(WSINSEL_A::ORIG_FLEX_I2S_SIGNALS) } #[doc = "WS is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] #[inline(always)] pub fn shared_set0_i2s_signals(self) -> &'a mut W { self.variant(WSINSEL_A::SHARED_SET0_I2S_SIGNALS) } #[doc = "WS is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] #[inline(always)] pub fn shared_set1_i2s_signals(self) -> &'a mut W { self.variant(WSINSEL_A::SHARED_SET1_I2S_SIGNALS) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 8)) | (((value as u32) & 0x03) << 8); self.w } } #[doc = "Selects the source for DATA input to this Flexcomm.\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] #[repr(u8)] pub enum DATAINSEL_A { #[doc = "0: Selects the dedicated FCn_RXD_SDA_MOSI_DATA input for this Flexcomm."] ORIG_FLEX_I2S_SIGNALS = 0, #[doc = "1: Input data is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] SHARED_SET0_I2S_SIGNALS = 1, #[doc = "2: Input data is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] SHARED_SET1_I2S_SIGNALS = 2, } impl From<DATAINSEL_A> for u8 { #[inline(always)] fn from(variant: DATAINSEL_A) -> Self { variant as _ } } #[doc = "Reader of field `DATAINSEL`"] pub type DATAINSEL_R = crate::R<u8, DATAINSEL_A>; impl DATAINSEL_R { #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> crate::Variant<u8, DATAINSEL_A> { use crate::Variant::*; match self.bits { 0 => Val(DATAINSEL_A::ORIG_FLEX_I2S_SIGNALS), 1 => Val(DATAINSEL_A::SHARED_SET0_I2S_SIGNALS), 2 => Val(DATAINSEL_A::SHARED_SET1_I2S_SIGNALS), i => Res(i), } } #[doc = "Checks if the value of the field is `ORIG_FLEX_I2S_SIGNALS`"] #[inline(always)] pub fn is_orig_flex_i2s_signals(&self) -> bool { *self == DATAINSEL_A::ORIG_FLEX_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET0_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set0_i2s_signals(&self) -> bool { *self == DATAINSEL_A::SHARED_SET0_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET1_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set1_i2s_signals(&self) -> bool { *self == DATAINSEL_A::SHARED_SET1_I2S_SIGNALS } } #[doc = "Write proxy for field `DATAINSEL`"] pub struct DATAINSEL_W<'a> { w: &'a mut W, } impl<'a> DATAINSEL_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: DATAINSEL_A) -> &'a mut W { unsafe { self.bits(variant.into()) } } #[doc = "Selects the dedicated FCn_RXD_SDA_MOSI_DATA input for this Flexcomm."] #[inline(always)] pub fn orig_flex_i2s_signals(self) -> &'a mut W { self.variant(DATAINSEL_A::ORIG_FLEX_I2S_SIGNALS) } #[doc = "Input data is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] #[inline(always)] pub fn shared_set0_i2s_signals(self) -> &'a mut W { self.variant(DATAINSEL_A::SHARED_SET0_I2S_SIGNALS) } #[doc = "Input data is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] #[inline(always)] pub fn shared_set1_i2s_signals(self) -> &'a mut W { self.variant(DATAINSEL_A::SHARED_SET1_I2S_SIGNALS) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 16)) | (((value as u32) & 0x03) << 16); self.w } } #[doc = "Selects the source for DATA output from this Flexcomm.\n\nValue on reset: 0"] #[derive(Clone, Copy, Debug, PartialEq)] #[repr(u8)] pub enum DATAOUTSEL_A { #[doc = "0: Selects the dedicated FCn_RXD_SDA_MOSI_DATA output from this Flexcomm."] ORIG_FLEX_I2S_SIGNALS = 0, #[doc = "1: Output data is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] SHARED_SET0_I2S_SIGNALS = 1, #[doc = "2: Output data is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] SHARED_SET1_I2S_SIGNALS = 2, } impl From<DATAOUTSEL_A> for u8 { #[inline(always)] fn from(variant: DATAOUTSEL_A) -> Self { variant as _ } } #[doc = "Reader of field `DATAOUTSEL`"] pub type DATAOUTSEL_R = crate::R<u8, DATAOUTSEL_A>; impl DATAOUTSEL_R { #[doc = r"Get enumerated values variant"] #[inline(always)] pub fn variant(&self) -> crate::Variant<u8, DATAOUTSEL_A> { use crate::Variant::*; match self.bits { 0 => Val(DATAOUTSEL_A::ORIG_FLEX_I2S_SIGNALS), 1 => Val(DATAOUTSEL_A::SHARED_SET0_I2S_SIGNALS), 2 => Val(DATAOUTSEL_A::SHARED_SET1_I2S_SIGNALS), i => Res(i), } } #[doc = "Checks if the value of the field is `ORIG_FLEX_I2S_SIGNALS`"] #[inline(always)] pub fn is_orig_flex_i2s_signals(&self) -> bool { *self == DATAOUTSEL_A::ORIG_FLEX_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET0_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set0_i2s_signals(&self) -> bool { *self == DATAOUTSEL_A::SHARED_SET0_I2S_SIGNALS } #[doc = "Checks if the value of the field is `SHARED_SET1_I2S_SIGNALS`"] #[inline(always)] pub fn is_shared_set1_i2s_signals(&self) -> bool { *self == DATAOUTSEL_A::SHARED_SET1_I2S_SIGNALS } } #[doc = "Write proxy for field `DATAOUTSEL`"] pub struct DATAOUTSEL_W<'a> { w: &'a mut W, } impl<'a> DATAOUTSEL_W<'a> { #[doc = r"Writes `variant` to the field"] #[inline(always)] pub fn variant(self, variant: DATAOUTSEL_A) -> &'a mut W { unsafe { self.bits(variant.into()) } } #[doc = "Selects the dedicated FCn_RXD_SDA_MOSI_DATA output from this Flexcomm."] #[inline(always)] pub fn orig_flex_i2s_signals(self) -> &'a mut W { self.variant(DATAOUTSEL_A::ORIG_FLEX_I2S_SIGNALS) } #[doc = "Output data is taken from shared signal set 0 (defined by SHAREDCTRLSET0)."] #[inline(always)] pub fn shared_set0_i2s_signals(self) -> &'a mut W { self.variant(DATAOUTSEL_A::SHARED_SET0_I2S_SIGNALS) } #[doc = "Output data is taken from shared signal set 1 (defined by SHAREDCTRLSET1)."] #[inline(always)] pub fn shared_set1_i2s_signals(self) -> &'a mut W { self.variant(DATAOUTSEL_A::SHARED_SET1_I2S_SIGNALS) } #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u8) -> &'a mut W { self.w.bits = (self.w.bits & !(0x03 << 24)) | (((value as u32) & 0x03) << 24); self.w } } impl R { #[doc = "Bits 0:1 - Selects the source for SCK going into this Flexcomm."] #[inline(always)] pub fn sckinsel(&self) -> SCKINSEL_R { SCKINSEL_R::new((self.bits & 0x03) as u8) } #[doc = "Bits 8:9 - Selects the source for WS going into this Flexcomm."] #[inline(always)] pub fn wsinsel(&self) -> WSINSEL_R { WSINSEL_R::new(((self.bits >> 8) & 0x03) as u8) } #[doc = "Bits 16:17 - Selects the source for DATA input to this Flexcomm."] #[inline(always)] pub fn datainsel(&self) -> DATAINSEL_R { DATAINSEL_R::new(((self.bits >> 16) & 0x03) as u8) } #[doc = "Bits 24:25 - Selects the source for DATA output from this Flexcomm."] #[inline(always)] pub fn dataoutsel(&self) -> DATAOUTSEL_R { DATAOUTSEL_R::new(((self.bits >> 24) & 0x03) as u8) } } impl W { #[doc = "Bits 0:1 - Selects the source for SCK going into this Flexcomm."] #[inline(always)] pub fn sckinsel(&mut self) -> SCKINSEL_W { SCKINSEL_W { w: self } } #[doc = "Bits 8:9 - Selects the source for WS going into this Flexcomm."] #[inline(always)] pub fn wsinsel(&mut self) -> WSINSEL_W { WSINSEL_W { w: self } } #[doc = "Bits 16:17 - Selects the source for DATA input to this Flexcomm."] #[inline(always)] pub fn datainsel(&mut self) -> DATAINSEL_W { DATAINSEL_W { w: self } } #[doc = "Bits 24:25 - Selects the source for DATA output from this Flexcomm."] #[inline(always)] pub fn dataoutsel(&mut self) -> DATAOUTSEL_W { DATAOUTSEL_W { w: self } } }